![]() |
|||||||
|
|||||||
![]() |
FJAF4210OTU资料 | |
![]() |
FJAF4210OTU PDF Download |
File Size : 116 KB
Manufacturer: Description:8- to 32-bit and 16- to 32-bit word packing options Programmable wait state options: 2 to 31 CCLK Digital audio interface (DAI) includes six serial ports, two pre- cision clock generators, an input data port, three programmable timers and a signal routing unit Serial ports provide: Six dual data line serial ports that operate at up to 50 Mbits/s for a 200 MHz core on each data line each has a clock, frame sync, and two data lines that can be configured as either a receiver or transmitter pair Left-justified sample pair and I2S support, programmable direction for up to 24 simultaneous receive or transmit channels using two I2S compatible stereo devices per serial port TDM support for telecommunications interfaces including 128 TDM channel support for telephony interfaces such as H.100/H.110 Up to 12 TDM stream support, each with 128 channels per frame Companding selection on a per channel basis in TDM mode Input data port provides an additional input path to the DSP core configurable as either eight channels of I2S or serial data or as seven channels plus a single 20-bit wide syn- chronous parallel data acquisition port Supports receive audio channel data in I2S, left-justified sample pair, or right-justified mode Signal routing unit provides configurable and flexible connections between all DAI components, six serial ports, an input data port, two precision clock generators, three timers, 10 interrupts, six flag inputs, six flag outputs, and 20 SRU I/O pins (DAI_Px) Serial peripheral interface (SPI) Master or slave serial boot through SPI Full-duplex operation Master-slave mode multimaster support Open drain outputs Programmable baud rates, clock polarities, and phases 3 Muxed Flag/IRQ lines 1 Muxed Flag/Timer expired line ROM based security features: JTAG access to memory permitted with a 64-bit key Protected memory regions that can be assigned to limit access under program control to sensitive code PLL has a wide variety of software and hardware multi- plier/divider ratios JTAG background telemetry for enhanced emulation features IEEE 1149.1 JTAG standard test access port and on-chip emulation Dual voltage: 3.3 V I/O, 1.2 V core Available in 136-ball BGA and 144-lead LQFP packages Lead free packages are also available |
相关型号 | |
◆ STM32H745ZIT6 | |
◆ FT838NB1-RT | |
◆ AO4485 | |
◆ RFANT5220110A0T | |
◆ RFANT3216120A5T | |
◆ P13-I39606 | |
◆ DF30FC-40DS-0.4V(82) | |
◆ JS202011SCQN | |
◆ 2041119-1 | |
◆ 541044031 |
1PCS | 100PCS | 1K | 10K | ||
价 格 | |||||
型 号:FJAF4210OTU 厂 家: 封 装: 批 号:1110 数 量:原装现货,欢迎来电垂询 说 明: |
|||||
运 费: 所在地: 新旧程度: |
|||||
联系人:林小姐 |
电 话:0755-83041767,82716726 |
手 机:13570833454 |
QQ:133289964,506456591,1062431938 |
MSN:RFDZ0754@126.COM |
传 真:0755-82716726 |
EMail:rxdz0754HK@126.com |
公司地址: 深圳市福田区华强北佳和大厦4C143 |